DFT for extremely low cost test of mixed signal SOCs with integrated RF and power management

Mixed signal SOCs with integrated RF and power management modules have some distinct requirements associated with them. They are often used in portable and battery operated consumer applications, which are extremely cost and power sensitive. This translates into a few unique design and test constraints on the amount of DFT logic integrated, the permissible test time, and power-up of individual modules in the SOC. In this paper, we propose some novel DFT and test techniques which have been devised keeping in mind these constraints, and illustrate how test cost has been significantly reduced in such cost and power constrained mixed signal SOCs. The paper discusses three significant components of the test time and techniques for their reduction through smarter DFT and BIST: (i) RF tests in multiple radio modules, (ii) test and calibration of complex power management logic and voltage regulators, and (iii) improved scan ATPG for all the digital logic. These techniques are being integrated into Texas Instruments' embedded SOCs designed for such portable application, resulting in an overall test cost reduction by half over the previous generation of such SOCs.

[1]  Krishnendu Chakrabarty SOC (System-on-a-Chip) Testing for Plug and Play Test Automation , 2011 .

[2]  Abhijit Chatterjee,et al.  ACT: Adaptive Calibration Test for Performance Enhancement and Increased Testability of Wireless RF Front-Ends , 2008, 26th IEEE VLSI Test Symposium (vts 2008).

[3]  P ? ? ? ? ? ? ? % ? ? ? ? , 1991 .

[4]  M. Manninger,et al.  Power management for portable devices , 2007, ESSCIRC 2007 - 33rd European Solid-State Circuits Conference.

[5]  Cheng-Wen Wu,et al.  Test Integration for SOC Supporting Very Low-Cost Testers , 2009, 2009 Asian Test Symposium.

[6]  David Cohen,et al.  Structural approach for built-in tests in RF devices , 2010, 2010 IEEE International Test Conference.

[7]  D.Y.C. Lie,et al.  Novel BiST methods for parametric test in wireless transceivers , 2010, 2010 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF).

[8]  Jocelyn Moreau,et al.  Running scan test on three pins: yes we can! , 2009, 2009 International Test Conference.

[9]  R.B. Staszewski,et al.  Built-in Self Testing of a DRP-Based GSM Transmitter , 2007, 2007 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium.

[10]  Power Supply Management — Principles , Problems , and Parts , 2006 .

[11]  Rohit Kapur,et al.  Evaluation of Entropy Driven Compression Bounds on Industrial Designs , 2008, 2008 17th Asian Test Symposium.

[12]  V. Ivanov,et al.  A CMOS bandgap voltage reference with absolute value and temperature drift trims , 2005, 2005 IEEE International Symposium on Circuits and Systems.

[13]  W.R. Tonti,et al.  eFuse Design and Reliability , 2008, 2008 IEEE International Integrated Reliability Workshop Final Report.

[14]  Magdy S. Abadir,et al.  Very Low Cost Testers: Opportunities and Challenges , 2001, IEEE Des. Test Comput..

[15]  R. K. Mittal,et al.  Circuit and DFT techniques for robust and low cost qualification of a mixed-signal SoC with integrated power management system , 2011, 2011 Design, Automation & Test in Europe.