Design and chip implementation of a heterogeneous multi-core DSP

This paper presents a novel heterogeneous multi-core Digital Signal Processor, named YHFT-QDSP, hosting one RISC CPU core and four VLIW DSP cores. The CPU core is responsible for task scheduling and management, while the DSP cores take charge of speeding up data processing. The YHFT-QDSP provides three kinds of interconnection communication. One is for inner-chip communication between the CPU core and the four DSP cores, the other two for both inner-chip and inter-chip communication amongst DSP cores. The YHFT-QDSP is implemented under SMIC® 130nm LVT CMOS technology and can run 350MHz@1.2V with 114.49 mm2 die area.

[1]  Coniferous softwood GENERAL TERMS , 2003 .

[2]  Ira Krepchin,et al.  Texas Instruments Inc. , 1963, Nature.

[3]  M. Horowitz,et al.  How scaling will change processor architecture , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).

[4]  Chen Shuming,et al.  Research and Development of High Performance YHFT Digital Signal Processor , 2006 .