High-k materials for tunnel barrier engineering in future memory technologies

Replacing the tunnel oxide or interpoly oxide of a floating gate Flash memory cell by an engineered tunneling barrier allows lowering the voltage necessary to program or erase the memory cell. We use dual layer dielectric stacks with different dielectric constant, allowing a high tunneling current at relatively low applied voltage while providing good data retention. Stacks consisting of SiO 2 and HfO 2 or Al 2 O 3 have been studied in single poly memory cells, demonstrating low voltage programming by tunneling and 10 years of data retention. A SiO 2 / HfO 2 stack has been integrated in a 0.18μm HIMOS process for low voltage erasing by tunneling through the interpoly dielectric.