FEM-based method to determine mechanical stress evolution during process flow in microelectronics. Application to stress-voiding
暂无分享,去创建一个
S. Orain | X. Federspiel | J.-C. Barbé | P. Legallo | H. Jaouen | X. Federspiel | S. Orain | H. Jaouen | P. Legallo | J. Barbe
[1] Eicke R. Weber,et al. Three-Dimensional Finite Element Simulation of Electro and Stress Migration Effects in Interconnect Lines , 1997 .
[2] S. Laux,et al. Band structure, deformation potentials, and carrier mobility in strained Si, Ge, and SiGe alloys , 1996 .
[3] Bruce M. Clemens,et al. Void Nucleation in Passivated Interconnect Lines: Effects of Site Geometries, Interfaces, and Interface Flaws , 1997 .
[4] Joe W. McPherson,et al. Stress-induced voiding under vias connected to wide Cu metal leads , 2002, 2002 IEEE International Reliability Physics Symposium. Proceedings. 40th Annual (Cat. No.02CH37320).
[5] J. P. Hirth,et al. Analysis of cavity nucleation in solids subjected to external and internal stresses , 1985 .
[6] Paul R. Besser,et al. Stress-Induced Void Formation in Metal Lines , 1993 .
[7] William D. Nix,et al. A physically based model of electromigration and stress-induced void formation in microelectronic interconnects , 1999 .
[8] L. Freund,et al. Finite Element Analysis of Electromigration and Stress Induced Diffusion in Deformable Solids , 1995 .
[9] Paul A. Flinn,et al. Mechanical Stress in VLSI Interconnections: Origins, Effects, Measurement, and Modeling , 1995 .