A 952MS/s Max-Log MAP Decoder Chip using Radix-4 × 4 ACS Architecture
暂无分享,去创建一个
[1] A. Glavieux,et al. Near Shannon limit error-correcting coding and decoding: Turbo-codes. 1 , 1993, Proceedings of ICC '93 - IEEE International Conference on Communications.
[2] Tughrul Arslan,et al. High speed max-log-MAP turbo SISO decoder implementation using branch metric normalization , 2005, IEEE Computer Society Annual Symposium on VLSI: New Frontiers in VLSI Design (ISVLSI'05).
[3] Patrick Robertson,et al. A comparison of optimal and sub-optimal MAP decoding algorithms operating in the log domain , 1995, Proceedings IEEE International Conference on Communications ICC '95.
[4] Paul H. Siegel,et al. VLSI architectures for metric normalization in the Viterbi algorithm , 1990, IEEE International Conference on Communications, Including Supercomm Technical Sessions.
[5] M. Bickerstaff,et al. A 24Mb/s radix-4 logMAP turbo decoder for 3GPP-HSDPA mobile wireless , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[6] A.C. Singer,et al. A 285-MHz pipelined MAP decoder in 0.18-/spl mu/m CMOS , 2005, IEEE Journal of Solid-State Circuits.
[7] Yufei W. Blankenship,et al. Data width requirements in SISO decoding with module normalization , 2001, IEEE Trans. Commun..
[8] John Cocke,et al. Optimal decoding of linear codes for minimizing symbol error rate (Corresp.) , 1974, IEEE Trans. Inf. Theory.
[9] Inkyu Lee,et al. A new architecture for the fast Viterbi algorithm , 2003, IEEE Trans. Commun..
[10] Naresh R. Shanbhag,et al. A 285-MHz Pipelined MAP Decoder in 0 . 18-m CMOS , 2005 .