Improved two-stage DC-coupled gate driver for enhancement-mode SiC JFET

Normally-OFF SiC VJFETs have been proved to be advantageous as a “drop-in” replacement of MOSFETs and IGBTs in a variety of applications. As this device's acceptance continues to grow, developers are investigating optimized driver methods that will yield the best possible switching performance leading to higher system efficiencies. This paper presents new results for an alternative and more optimized gate driver to the capacitive coupled driver used in past literature. Additionally switching energy measurements are documented for the 50mOhm enhancement-mode SiC VJFET in the newly optimized two-stage, DC-coupled gate driver and compared against past results obtained using the initial driver design. Specific design guidelines are included for achieving the best possible results using the two stage gate driver design presented here.

[1]  V. Bondarenko,et al.  Record 2.8mΩ-cm2 1.9kV enhancement-mode SiC VJFETs , 2009, 2009 21st International Symposium on Power Semiconductor Devices & IC's.

[2]  I. Sankin,et al.  Power factor correction using an enhancement-mode SiC JFET , 2008, 2008 IEEE Power Electronics Specialists Conference.

[3]  Michael S. Mazzola,et al.  Application of a Normally OFF Silicon Carbide Power JFET in a Photovoltaic Inverter , 2009, 2009 Twenty-Fourth Annual IEEE Applied Power Electronics Conference and Exposition.