Trap-assisted tunneling in Si-InAs nanowire heterojunction tunnel diodes.
暂无分享,去创建一个
Heike Riel | Andreas Schenk | Heinz Schmid | Cedric D Bessire | H. Riel | A. Schenk | H. Schmid | C. Bessire | M. Björk | K. Reuter | Mikael T Björk | Kathleen B Reuter
[1] Elif Ertekin,et al. Equilibrium limits of coherency in strained nanowire heterostructures , 2005 .
[2] C. Sah. Electronic Processes and Excess Currents in Gold-Doped Narrow Silicon Junctions , 1961 .
[3] L. Esaki. New Phenomenon in Narrow Germanium p-n Junctions , 1958 .
[4] T. Mayer,et al. Temperature-Dependent – Characteristics of a Vertical Tunnel FET , 2010 .
[5] Robert H. Dennard,et al. Practical Strategies for Power-Efficient Computing Technologies , 2010, Proceedings of the IEEE.
[6] Lars Samuelson,et al. One-dimensional heterostructures in semiconductor nanowhiskers , 2002 .
[7] A. Schenk. A model for the field and temperature dependence of Shockley-Read-Hall lifetimes in silicon , 1992 .
[8] Byung-Gook Park,et al. Tunneling Field-Effect Transistors (TFETs) With Subthreshold Swing (SS) Less Than 60 mV/dec , 2007, IEEE Electron Device Letters.
[9] Heike Riel,et al. Si-InAs heterojunction Esaki tunnel diodes with high current densities , 2010 .
[10] Takashi Fukui,et al. Tunnel field-effect transistor using InAs nanowire/Si heterojunction , 2011 .
[11] Takashi Fukui,et al. Control of InAs nanowire growth directions on Si. , 2008, Nano letters.
[12] K. Maex,et al. Complementary Silicon-Based Heterostructure Tunnel-FETs With High Tunnel Rates , 2008, IEEE Electron Device Letters.
[13] R. A. Logan,et al. Excess Tunnel Current in Silicon Esaki Junctions , 1961 .
[14] Mathieu Luisier,et al. Analysis of Si, InAs, and Si-InAs tunnel diodes and tunnel FETs using different transport models , 2011, 2011 International Conference on Simulation of Semiconductor Processes and Devices.
[15] R. A. Logan,et al. Phonon-Assisted Tunneling in Silicon and Germanium Esaki Junctions , 1962 .