Performance of lateral SOI-MOS static induction transistors for RF power applications

Abstract Performance of lateral MOS static induction transistors on a silicon-on-insulator wafer (LSOI-MOSSIT) for RF power transistor applications has been revealed by device simulation for the first time. The feature in the device structure includes a 0.5 μm-length channel of low doping, an offset region between the gate and drain region to optimize the breakdown voltage and on-resistance, and also a body contact behind the source to suppress the floating body effect. It was found that, as the acceptor dosage in the channel decreases, the operational mode tends to change from the FET mode with saturating current–voltage characteristics to the SIT mode with non-saturating ones. It was also made clear that the channel dosage where the transition between these two modes occurs decreases with the decrease of the donor dosage of the gate-to-drain offset region. Then, both the dosage of the gate-to-drain offset region and that of the channel region were optimized to achieve a 20 V breakdown voltage and to reduce the on-resistance. The optimized structure in the SIT mode has fT of 13.2 GHz and fmax of 53.1 GHz, which are superior to those of the FET mode. Finally, the simulation of Class-A amplifier has derived that the maximum power added efficiency in the SIT mode is 30.8%, which is higher than that in the FET mode by 10%.

[1]  M. Kumar,et al.  A 900-MHz fully integrated SOI power amplifier for single-chip wireless transceiver applications , 2000, IEEE Journal of Solid-State Circuits.

[2]  J. Nishizawa,et al.  Field-effect transistor versus analog transistor (static induction transistor) , 1975, IEEE Transactions on Electron Devices.

[3]  Jun-ichi Nishizawa,et al.  High-frequency high-power static induction transistor , 1978 .

[4]  M. Kato,et al.  Characteristics of high-power and high-breakdown-voltage static induction transistor with the high maximum frequency of oscillation , 1982, IEEE Transactions on Electron Devices.

[5]  Krishna Shenai,et al.  Design and modeling of bulk and SOI power LDMOSFETs for RF wireless applications , 2000 .

[6]  J. A. del Alamo,et al.  Experimental comparison of RF power LDMOSFETs on thin-film SOI and bulk silicon , 2002 .

[7]  T. Ohmi,et al.  Punching through device and its integration—Static induction transistor , 1980, IEEE Transactions on Electron Devices.

[8]  Krishna Shenai,et al.  The design, characterization, and modeling of RF LDMOSFETs on silicon-on-insulator material , 2002 .

[9]  Mineo Katsueda,et al.  Highly efficient 1.5GHz si power MOSFET for digital cellular front end , 1992, Proceedings of the 4th International Symposium on Power Semiconductor Devices and Ics.

[10]  J. Nishizawa,et al.  The 2.45 GHz 36 W CW Si recessed gate type SIT with high gain and high voltage operation , 2000 .

[11]  S. Matsumoto,et al.  Radio-frequency performance of a state-of-the-art 0.5-/spl mu/m-rule thin-film SOI power MOSFET , 2001 .