Data path placement with regularity
暂无分享,去创建一个
As more data processing functions are integrated into systems-on-chip, data path is becoming a critical part of the whole VLSI design. However, traditional physical design methodology can not satisfy the data path performance requirement because it has no knowledge of the data path bit-sliced structure. In this paper, an Abstract Physical Model (APM) is proposed to extract bit-slice regularity information from Data Flow Graph (DFG) and it is used for interconnect and congestion planning. A two step heuristic algorithm is introduced to optimize the linear placement of APM to satisfy both the wire length and routing track budget.
[1] Jaewon Kim,et al. A timing-driven data path layout synthesis with integer programming , 1995, Proceedings of IEEE International Conference on Computer Aided Design (ICCAD).
[2] Sung-Woo Hur,et al. Relaxation and clustering in a local search framework: application to linear placement , 1999, DAC '99.
[3] C. A. J. van Eijk,et al. Regular layout generation of logically optimized datapaths , 1997, ISPD '97.