Design of Testing Struture in Microprocessor Based on JTAG
暂无分享,去创建一个
With the development of integrated circuit technology, it is more difficult to test and debug. Usually, design for testability (DFT) and debugging structure are made separately in VLSI, which need a great deal of additional hardware resource. This paper introduces a testing structure designed in microprocessor based on JTAG, which is based on scan-set technology, combined with the boundary scan and internal scan technology. This testing structure integrates with DFT and debugging logic, which avoids many scan chains hardware expenses and reduces the cost of design and verification. This structure can supply high fault coverage near 100%, and debugging ability through JTAG port, which only increases the difficulty of the circuit logic design and is applicable to all general-purpose microprocessor chips.
[1] Li Xiaowei. Verification Test Analysis and Application for a Microprocessor Chip , 2006 .
[2] Cat Lab. Design of PCI-1149.1 Boundary-scan Master Controller , 2006 .
[3] Deng Qin-xue. Integrated Design of the Fault Test Structure and the Debugging Structure , 2006 .
[4] Zhu Jun. The technologies and applications of DFT for VLSI , 2004 .
[5] Zhang Yong-guang. Challenges for Progress in Test and Design for Testability , 2005 .