Experimental and Simulation Study of Double-Sided Flip-Chip Assembly With a Stiffener Ring
暂无分享,去创建一个
Xi Liu | Ming Li | Donald R. Mullen | Julia Cline | Suresh K. Sitaraman | Xi Liu | S. Sitaraman | J. Cline | Ming Li | D. Mullen
[1] J. Wilson,et al. Co-design and optimization of a 256-GB/s 3D IC package with a controller and stacked DRAM , 2012, 2012 IEEE 62nd Electronic Components and Technology Conference.
[2] Rao Tummala,et al. Ultra-high I/O density glass/silicon interposers for high bandwidth smart mobile applications , 2011, 2011 IEEE 61st Electronic Components and Technology Conference (ECTC).
[3] Xi Liu,et al. Failure analysis of through-silicon vias in free-standing wafer under thermal-shock test , 2013, Microelectron. Reliab..
[4] R. Iannuzzelli. Predicting plated-through-hole reliability in high temperature manufacturing processes , 1991, 1991 Proceedings 41st Electronic Components & Technology Conference.
[5] J. S. Lai,et al. Creep and Relaxation of Nonlinear Viscoelastic Materials , 2011 .
[6] Lesley Anne Polka. Package Technology to Address the Memory Bandwidth Challenge for Terascale Computing , 2007 .
[7] R. Tummala,et al. Reliability Assessment of Through-Silicon Vias in Multi-Die Stack Packages , 2012, IEEE Transactions on Device and Materials Reliability.
[8] M. Tago,et al. A novel "SMAFTI" package for inter-chip wide-band data transfer , 2006, 56th Electronic Components and Technology Conference 2006.
[9] S. K. Sitaraman,et al. Design and assembly of a double-sided 3D package with a controller and a DRAM stack , 2012, 2012 IEEE 62nd Electronic Components and Technology Conference.
[10] M. Kawano,et al. Three-Dimensional Packaging Technology for Stacked DRAM With 3-Gb/s Data Transfer , 2008, IEEE Transactions on Electron Devices.
[11] N. Takahashi,et al. Vertical Integration of Stacked DRAM and High-Speed Logic Device Using SMAFTI Technology , 2009, IEEE Transactions on Advanced Packaging.