Experimental and Simulation Study of Double-Sided Flip-Chip Assembly With a Stiffener Ring

The microelectronic packaging field is moving into the third dimension for miniaturization, low power consumption, and better performance. In this paper, we present a double-sided flip-chip (FC) organic substrate with a memory controller on one side of the package and 3-D stacked disaggregated memory chips on the other side of the package. This design allows the controller to interface with the DRAM stack directly through the substrate providing the shortest possible interconnect path and thus achieving the fastest signaling speed. However, this double-sided FC configuration also causes yield, assembly, test, and reliability challenges. In order to optimize the assembly process, elastic and viscoelastic sequential 3-D finite-element models are developed to simulate the package assembly process and are validated experimentally. In these simulations, various assembly process sequences are simulated with different conditions.

[1]  J. Wilson,et al.  Co-design and optimization of a 256-GB/s 3D IC package with a controller and stacked DRAM , 2012, 2012 IEEE 62nd Electronic Components and Technology Conference.

[2]  Rao Tummala,et al.  Ultra-high I/O density glass/silicon interposers for high bandwidth smart mobile applications , 2011, 2011 IEEE 61st Electronic Components and Technology Conference (ECTC).

[3]  Xi Liu,et al.  Failure analysis of through-silicon vias in free-standing wafer under thermal-shock test , 2013, Microelectron. Reliab..

[4]  R. Iannuzzelli Predicting plated-through-hole reliability in high temperature manufacturing processes , 1991, 1991 Proceedings 41st Electronic Components & Technology Conference.

[5]  J. S. Lai,et al.  Creep and Relaxation of Nonlinear Viscoelastic Materials , 2011 .

[6]  Lesley Anne Polka Package Technology to Address the Memory Bandwidth Challenge for Terascale Computing , 2007 .

[7]  R. Tummala,et al.  Reliability Assessment of Through-Silicon Vias in Multi-Die Stack Packages , 2012, IEEE Transactions on Device and Materials Reliability.

[8]  M. Tago,et al.  A novel "SMAFTI" package for inter-chip wide-band data transfer , 2006, 56th Electronic Components and Technology Conference 2006.

[9]  S. K. Sitaraman,et al.  Design and assembly of a double-sided 3D package with a controller and a DRAM stack , 2012, 2012 IEEE 62nd Electronic Components and Technology Conference.

[10]  M. Kawano,et al.  Three-Dimensional Packaging Technology for Stacked DRAM With 3-Gb/s Data Transfer , 2008, IEEE Transactions on Electron Devices.

[11]  N. Takahashi,et al.  Vertical Integration of Stacked DRAM and High-Speed Logic Device Using SMAFTI Technology , 2009, IEEE Transactions on Advanced Packaging.