A Self-Calibrated DLL-Based Clock Generator for an Energy-Aware EISC Processor

This paper describes a low-jitter delay-locked loop (DLL)-based clock generator for dynamic frequency scaling in the extendable instruction set computing (EISC) processor. The DLL-based clock generator provides the system clock with frequencies of 0.5× to 8× of the reference clock, according to the workload of the EISC processor. The proposed analog self-calibration method and a phase detector with an auxiliary charge pump can effectively reduce the delay mismatch between delay cells in the voltage-controlled delay line and the static phase offset due to the current mismatch in the charge pump, respectively. The self-calibrated output waveform exhibits 9.7 ps of RMS jitter and 73.7 ps of peak-to-peak jitter at 120 MHz. The prototype clock generator implemented in a 0.18-μm CMOS process occupies an active area of 0.27 mm2 and consumes 15.56 mA.

[1]  Shen-Iuan Liu,et al.  A 0.7-2-GHz self-calibrated multiphase delay-locked loop , 2006 .

[2]  Seth R. Sanders,et al.  A 4-μA quiescent-current dual-mode digitally controlled buck converter IC for cellular phone applications , 2004 .

[3]  M. Takamiya,et al.  $V_rm DD$-Hopping Accelerators for On-Chip Power Supply Circuit to Achieve Nanosecond-Order Transient Time , 2006, IEEE Journal of Solid-State Circuits.

[4]  A.V. Peterchev,et al.  A 4-/spl mu/a quiescent-current dual-mode digitally controlled buck converter IC for cellular phone applications , 2004, IEEE Journal of Solid-State Circuits.

[5]  Chulwoo Kim,et al.  An anti-harmonic, programmable DLL-based frequency multiplier for dynamic frequency scaling , 2007, 2007 IEEE Asian Solid-State Circuits Conference.

[6]  Chulwoo Kim,et al.  An Efficient Adaptive Digital DC-DC Converter with Dual Loop Controls for Fast Dynamic Voltage Scaling , 2006, IEEE Custom Integrated Circuits Conference 2006.

[7]  Chulwoo Kim,et al.  A 120-MHz–1.8-GHz CMOS DLL-Based Clock Generator for Dynamic Frequency Scaling , 2006, IEEE Journal of Solid-State Circuits.

[8]  Gu-Yeon Wei,et al.  A fully digital, energy-efficient, adaptive power-supply regulator , 1999 .

[9]  Bertan Bakkaloglu,et al.  A low noise buck converter with a fully integrated continuous time ΣΔ modulated feedback controller , 2007, 2007 IEEE Custom Integrated Circuits Conference.

[10]  Beomsup Kim,et al.  A low-noise fast-lock phase-locked loop with adaptive bandwidth control , 2000, IEEE Journal of Solid-State Circuits.

[11]  Marlin H. Mickle,et al.  An automated, reconfigurable, low-power RFID tag , 2006, 2006 43rd ACM/IEEE Design Automation Conference.

[12]  Ook Kim,et al.  A 1.8-GHz self-calibrated phase-locked loop with precise I/Q matching , 2001, IEEE J. Solid State Circuits.

[13]  Takahiro Seki,et al.  Dynamic voltage and frequency management for a low-power embedded microprocessor , 2005, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).