Embedded Multi-Processor System-on-chip (MPSoC) design considering process variations
暂无分享,去创建一个
[1] Sachin S. Sapatnekar,et al. Statistical Timing Analysis Considering Spatial Correlations using a Single Pert-Like Traversal , 2003, ICCAD 2003.
[2] David Blaauw,et al. Parametric yield maximization using gate sizing based on efficient statistical power and delay gradient computation , 2005, ICCAD-2005. IEEE/ACM International Conference on Computer-Aided Design, 2005..
[3] Shekhar Y. Borkar,et al. Designing reliable systems from unreliable components: the challenges of transistor variability and degradation , 2005, IEEE Micro.
[4] C. E. Clark. The Greatest of a Finite Set of Random Variables , 1961 .
[5] Edward A. Lee,et al. A Compile-Time Scheduling Heuristic for Interconnection-Constrained Heterogeneous Processor Architectures , 1993, IEEE Trans. Parallel Distributed Syst..
[6] Jörg Henkel,et al. A framework for estimation and minimizing energy dissipation of embedded HW/SW systems , 1998, DAC.
[7] Wayne H. Wolf,et al. Multiprocessor Systems-on-Chips , 2004, ISVLSI.
[8] James D. Meindl,et al. Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration , 2002, IEEE J. Solid State Circuits.
[9] Mahmut T. Kandemir,et al. Thermal-aware task allocation and scheduling for embedded systems , 2005, Design, Automation and Test in Europe.