A 245 Mb/s EPR4 read/write channel with digital timing recovery

Modern read/write channels employ discrete-time signal processing techniques to process the signal from the read head. Such systems usually rely on a variable frequency oscillator (VFO) to synchronously sample the data. This read/write channel uses an all-digital PLL (DPLL) to perform timing recovery. The DPLL eliminates the VFO, thus removing the contributions of VFO mismatch and process variations due to sampling frequency error. The only frequency error present in the read data is the spin frequency variation of the disk. To account for spin speed variation, the read signal is oversampled by a small amount. The 18.09 mm/sup 2/ (step and repeat size) chip, uses 0.35 /spl mu/m, 3.3 V single-poly triple-metal CMOS. Apart from the AC coupling capacitors, only one external resistor is required.

[1]  R. Kuki,et al.  A 1,7 code EEPR4 read channel IC with an analog noise whitened detector , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[2]  M. Heimann,et al.  A 200 Mb/s CMOS EPRML channel with integrated servo demodulator for magnetic hard disks , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[3]  Mark Spurbeck,et al.  Interpolated timing recovery for hard disk drive read channels , 1997, Proceedings of ICC'97 - International Conference on Communications.

[4]  D.E. Reed,et al.  Performance Of A d=0 DEMOD/REMOD Detector With Partial Erasure Matching , 1997, 1997 IEEE International Magnetics Conference (INTERMAG'97).

[5]  D. Kuai,et al.  A 130 Mb/s PRML read/write channel with digital-servo detection , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.