A 0.1-mm2 3-channel area-optimized ΣΔ ADC in 0.16-µm CMOS with 20-kHz BW and 86-dB DR

Front-ends for automotive sensors must digitize multiple channels with high resolution while minimizing their silicon area to save costs. Both channel latency and inter-channel gain mismatch must be minimized to be able to serve multiple sensor applications, ranging from ABS to power steering, with the same front-end. The proposed ΣΔ ADC simultaneously digitizes 3 channels, each with a DR of 86 dB over a 20-kHz BW using a 75-MHz clock. Channel latency is <;40 ns and inter-channel gain mismatch is <;0.2%. The ADC occupies only 0.1 mm2 in a 0.16-μm CMOS process. The small area is enabled by channel multiplexing, allowing component sharing among the channels, and by the large oversampling ratio (OSR), allowing for smaller capacitors.

[1]  D. Schmitt-Landsiedel,et al.  A 0.7V MOSFET-only switched-opamp /spl Sigma//spl Delta/ modulator , 2002, 2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315).

[2]  Robert H. M. van Veldhoven,et al.  An Inverter-Based Hybrid ΔΣ Modulator , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[3]  W.J. Fleming,et al.  New Automotive Sensors—A Review , 2008, IEEE Sensors Journal.

[4]  J. Goes,et al.  3.7 A 0.9V ∆Σ Modulator with 80dB SNDR and 83dB DR Using a Single-Phase Technique , 2006 .

[5]  Boris Murmann,et al.  A 256 channel magnetoresistive biosensor microarray for quantitative proteomics , 2011, 2011 Symposium on VLSI Circuits - Digest of Technical Papers.

[6]  Kari Halonen,et al.  A 1.5μW 1V 2nd-Order ΔΣ Sensor Front-End with Signal Boosting and Offset Compensation for a Capacitive 3-Axis Micro-Accelerometer , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[7]  Arthur van Roermund,et al.  Robust Sigma Delta Converters: And Their Application in Low-Power Highly-Digitized Flexible Receivers , 2011 .

[8]  Lucien J. Breems,et al.  Technology portable, 0.04mm2, Ghz-rate ΔΣ modulators in 65nm and 45nm CMOS , 2009, 2009 Symposium on VLSI Circuits.