DG-SRAM: a low leakage memory circuit

The gate oxide thickness in sub-70nm process technologies approaches the limit where direct gate tunneling current starts to play a significant role in both off-state and on-state transistors. This gate leakage current coupled with the subthreshold leakage, results in a dramatic increase in total leakage power. Hence, efficient power reduction strategies that directly address the gate leakage component are necessary. In this paper, we present a diode-gated SRAM (DG-SRAM) that uses two additional NMOS (or PMOS) transistors to decrease the gate leakage in very deep sub-micron (VDSM) cache and embedded memories. Our simulation results on 65nm process (Berkeley Predictive Technology Model) for an oxide thickness of 1.5nm indicate a reduction of about 69% of the gate leakage and 65% of total leakage for NMOS-connected DG-SRAM as compared to the conventional SRAM, with minimal area overhead and no significant loss in performance or stability.

[1]  C. Hu,et al.  BSIM4 gate leakage model including source-drain partition , 2000, International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138).

[2]  Farid N. Najm,et al.  An asymmetric SRAM cell to lower gate leakage , 2004, International Symposium on Signals, Circuits and Systems. Proceedings, SCS 2003. (Cat. No.03EX720).

[3]  J. Meindl,et al.  The impact of intrinsic device fluctuations on CMOS SRAM cell stability , 2001, IEEE J. Solid State Circuits.

[4]  Kiyotaka Imai,et al.  CMOS device optimization for system-on-a-chip applications , 2000, International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138).

[5]  Kaushik Roy,et al.  Dynamic Vt SRAM: a leakage tolerant cache memory for low voltage microprocessors , 2002, ISLPED '02.

[6]  Kaushik Roy,et al.  A single-Vt low-leakage gated-ground cache for deep submicron , 2003, IEEE J. Solid State Circuits.

[7]  David Blaauw,et al.  Drowsy caches: simple techniques for reducing leakage power , 2002, ISCA.