A 0.5V 4Mb logic-process compatible embedded resistive RAM (ReRAM) in 65nm CMOS using low-voltage current-mode sensing scheme with 45ns random read time
暂无分享,去创建一个
Meng-Fan Chang | Shu-Meng Yang | Che-Wei Wu | Yu-Der Chih | Ya-Chin King | Ku-Feng Lin | Chia-Chen Kuo | Shin-Jang Shen | Chorng-Jung Lin | Y. Chih | Y. King | Meng-Fan Chang | Chia-Chen Kuo | Che-Wei Wu | Chorng-Jung Lin | S. Shen | Ku-Feng Lin | Shu-Meng Yang
[1] Heng-Yuan Lee,et al. A 4Mb embedded SLC resistive-RAM macro with 7.2ns read-write random-access time and 160ns MLC-access capability , 2011, 2011 IEEE International Solid-State Circuits Conference.
[2] Gyu-Hong Kim,et al. A 130-nm 0.9-V 66-MHz 8-Mb (256K × 32) local SONOS embedded flash EEPROM , 2005, VLSIC 2005.
[3] Y. Takano,et al. Design of a sense circuit for low-voltage flash memories , 2000, IEEE Journal of Solid-State Circuits.
[4] Gerhard Müller,et al. A Nonvolatile 2-Mbit CBRAM Memory Core Featuring Advanced Read and Program Control , 2007, IEEE Journal of Solid-State Circuits.
[5] Makoto Kitagawa,et al. A 4Mb conductive-bridge resistive memory with 2.3GB/s read-throughput and 216MB/s program-throughput , 2011, 2011 IEEE International Solid-State Circuits Conference.
[6] G. Palumbo,et al. A high-performance very low-voltage current sense amplifier for nonvolatile memories , 2005, IEEE Journal of Solid-State Circuits.
[7] C. Lin,et al. High density and ultra small cell size of Contact ReRAM (CR-RAM) in 90nm CMOS logic technology and circuits , 2009, 2009 IEEE International Electron Devices Meeting (IEDM).