Optically Interconnected Kohonen Net for Pattern Recognition

The test chip of optically interconnected Kohonen net which realizes the parallel pattern recognition was designed and fabricated. The optical waveguides, micromirrors and photodiodes were integrated on a Si wafer and complementary metal oxide semiconductor (CMOS) chips were bonded on the same Si wafer. The optical input data are distributed to the CMOS circuits by the branched waveguide and the distances between the input and the reference data are calculated. This test circuit operated at a frequency of 6.7 MHz.