A Compact, Low-Phase Noise Fractional-N PLL for Global Navigation Receiver

This paper presents a compact, low-phase noise fractional-N phase-locked loop (PLL) for navigation receivers operating in the frequency bands L1, L2, L5, and S (1.1-2.5 GHz). The PLL supports multi-standard navigation receivers for IRNSS, GPS, Galileo, Beidou, and GLONASS. A new PLL architecture using a single LC voltage controlled-oscillator (VCO) is proposed for multiband operation compared to the state of the art receivers using multiple VCOs or PLLs for the multi-band operation. A 3rd order 1-bit Delta-Sigma Modulator (DSM) is used for fractional frequency division. The PLL achieves the best phase noise of -116.2 dBc/Hz at 1 MHz offset in the L5 band. The PLL is integrated into a multi-standard navigation receiver, fabricated in 65 nm CMOS technology. The PLL consumes a power of 15.7 mW from a 1.2 V supply and occupies an area of 0.25 mm2 in the complete receiver.

[1]  Incorporating the Single-Loop Delta-Sigma Modulator in Fractional-N Frequency Synthesizer for Phase-Noise Improvement , 2006, 2006 European Microwave Integrated Circuits Conference.

[2]  Xiaodong Yu,et al.  A CMOS RF BeiDou-1 Transceiver for Regional Positioning and Short Message Service Applications , 2020, IEEE Access.

[3]  Kwyro Lee,et al.  A 19-mW 2.6-mm/sup 2/ L1/L2 dual-band CMOS GPS receiver , 2005, IEEE Journal of Solid-State Circuits.

[4]  Stephan Henzler,et al.  Design and Application of Power Optimized High-Speed CMOS Frequency Dividers , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[5]  Wei Wu,et al.  A configurable multi-band GNSS receiver for Compass/GPS/Galileo applications , 2013, 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013).

[6]  Minghua Tang,et al.  Reconfigurable All-Band RF CMOS Transceiver for GPS/GLONASS/Galileo/Beidou With Digitally Assisted Calibration , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[7]  Ming Kong,et al.  A universal GNSS (GPS/Galileo/Glonass/Beidou) SoC with a 0.25mm2 radio in 40nm CMOS , 2013, 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers.

[8]  Lars C. Jansson,et al.  A wideband 2.4-GHz delta-sigma fractional-NPLL with 1-Mb/s in-loop modulation , 2004, IEEE Journal of Solid-State Circuits.

[9]  Congyin Shi,et al.  −99dBc/Hz@10kHz 1MHz-step dual-loop integer-N PLL with anti-mislocking frequency calibration for global navigation satellite system receiver , 2011, 2011 IEEE International Symposium of Circuits and Systems (ISCAS).