A Compact, Low-Phase Noise Fractional-N PLL for Global Navigation Receiver
暂无分享,去创建一个
Vijaya Kumar Kanchetla | Aniruddha Khade | Rajesh Zele | Ajinkya Kharalkar | Mukul Pancholi | Santosh Khyalia | Syed Hameed | R. Zele | Ajinkya Kharalkar | Mukul Pancholi | Aniruddha Khade | S. Khyalia | Syed Hameed
[1] Incorporating the Single-Loop Delta-Sigma Modulator in Fractional-N Frequency Synthesizer for Phase-Noise Improvement , 2006, 2006 European Microwave Integrated Circuits Conference.
[2] Xiaodong Yu,et al. A CMOS RF BeiDou-1 Transceiver for Regional Positioning and Short Message Service Applications , 2020, IEEE Access.
[3] Kwyro Lee,et al. A 19-mW 2.6-mm/sup 2/ L1/L2 dual-band CMOS GPS receiver , 2005, IEEE Journal of Solid-State Circuits.
[4] Stephan Henzler,et al. Design and Application of Power Optimized High-Speed CMOS Frequency Dividers , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[5] Wei Wu,et al. A configurable multi-band GNSS receiver for Compass/GPS/Galileo applications , 2013, 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013).
[6] Minghua Tang,et al. Reconfigurable All-Band RF CMOS Transceiver for GPS/GLONASS/Galileo/Beidou With Digitally Assisted Calibration , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[7] Ming Kong,et al. A universal GNSS (GPS/Galileo/Glonass/Beidou) SoC with a 0.25mm2 radio in 40nm CMOS , 2013, 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers.
[8] Lars C. Jansson,et al. A wideband 2.4-GHz delta-sigma fractional-NPLL with 1-Mb/s in-loop modulation , 2004, IEEE Journal of Solid-State Circuits.
[9] Congyin Shi,et al. −99dBc/Hz@10kHz 1MHz-step dual-loop integer-N PLL with anti-mislocking frequency calibration for global navigation satellite system receiver , 2011, 2011 IEEE International Symposium of Circuits and Systems (ISCAS).