3D Capacitive Interconnections for High Speed Interchip Communication

A 3D interconnection scheme based on capacitive coupling for high speed chip to chip communication has been implemented in a 0.13 mum CMOS process. This paper provides detailed design example for both synchronous and asynchronous transmitter and receiver circuits. The first approach shows with electrodes 15 times 15 mum2 a wide range of operating frequency up to 900 MHz with an energy consumption of 41fJ/bit. In the asynchronous scheme we demonstrate with electrodes 8 times 8 mum2 a vertical propagation of clock at 1.7 GHz and a propagation delay of 420 ps for general purpose signal with energy consumption of 80 f J/bit. Functionality and performance have been demonstrated by using both die-level and wafer-level assembly flows and BER measurements show the reliability of these AC interconnections with no error on more than 1013 bits transmitted.

[1]  D.D. Antono,et al.  1.27Gb/s/pin 3mW/pin wireless superconnect (WSC) interface scheme , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..

[2]  R. Ho,et al.  Proximity communication , 2004, IEEE Journal of Solid-State Circuits.

[3]  P. Franzon,et al.  Buried bump and AC coupled interconnection technology , 2004, IEEE Transactions on Advanced Packaging.

[4]  Roberto Guerrieri,et al.  A 0.14mW/Gbps high-density capacitive interface for 3D system integration , 2005, Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005..

[5]  Jian Xu,et al.  Demystifying 3D ICs: the pros and cons of going vertical , 2005, IEEE Design & Test of Computers.

[6]  Roberto Guerrieri,et al.  Chip-to-chip interconnections based on the wireless capacitive coupling for 3D integration , 2006 .

[7]  T. Sakurai,et al.  A 1Tb/s 3W inductive-coupling transceiver for inter-chip clock and data link , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.

[8]  Roberto Guerrieri,et al.  3d Assembly Technology for Hybrid Integration of Heterogenous Devices , 2006 .

[9]  A. Sangiovanni-Vincentelli,et al.  Yield Prediction for 3D Capacitive Interconnections , 2006, 2006 IEEE/ACM International Conference on Computer Aided Design.

[10]  Roberto Guerrieri,et al.  3D Capacitive Interconnections with Mono- and Bi-Directional Capabilities , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[11]  Roberto Guerrieri,et al.  3-D Capacitive Interconnections for Wafer-Level and Die-Level Assembly , 2007, IEEE Journal of Solid-State Circuits.

[12]  Tadahiro Kuroda,et al.  A 0.14pJ/b Inductive-Coupling Inter-Chip Data Transceiver with Digitally-Controlled Precise Pulse Shaping , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[13]  R. Guerrieri,et al.  3-D Capacitive Interconnections With Mono- and Bi-Directional Capabilities , 2008, IEEE Journal of Solid-State Circuits.