A multirate double-sampling sigma delta modulator for multi-standard wireless radio receivers

A novel multirate double-sampling sigma delta modulator is proposed for the low power A/D converter for multi-standard wireless applications. A cascade 2-2 structure is designed for the modulator. The multirate technique reduces the sampling rate of the 1st stage integrator to relax the performance requirements of the operational amplifiers(OPAMP), which in turn results in low power consumption. The double-sampling technique is adopted to update the integrator output of the switched capacitor circuit during the both clock phases of the master clock. The sampling frequency is twice of the master clock frequency. The clock frequency can be halved to relax the settling time of the OPAMPs to achieve the similar performance concerning the signal to noise ratio with the conventional sigma delta modulator, which decreases the power dissipation. In comparison with the conventional double-sampling sigma delta modulator topology, the proposed modulator architecture obtains the similar performance with a low slewrate requirement of the 1st stage integrator. The power dissipation is effectively decreased.

[1]  Pieter Rombouts,et al.  Design of double-sampling Sigma Delta modulation A/D converters with bilinear integrators , 2005 .

[2]  Mohammed Ismail,et al.  Reconfigurable ADCs enable smart radios for 4G wireless connectivity , 2006 .

[3]  Antonio Torralba,et al.  Multirate /spl Sigma//spl Delta/ modulators , 2002 .

[4]  Ling Zhang System and circuit design techniques for WLAN-enabled multi-standard receiver , 2005 .

[5]  Antonio Torralba,et al.  Multirate ΣΔ modulators , 2002 .

[6]  Andrea Baschirotto,et al.  Behavioral modeling of switched-capacitor sigma-delta modulators , 2003 .

[7]  Andrea Bevilacqua,et al.  An A/D Converter for Multimode Wireless Receivers, Based on the Cascade of a Double-Sampling$SigmaDelta$Modulator and a Flash Converter , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.

[8]  Pieter Rombouts,et al.  Design of double-sampling /spl Sigma//spl Delta/ modulation A/D converters with bilinear integrators , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.

[9]  G. Gielen,et al.  Reconfigurable front-end architectures and A/D converters for flexible wireless transceivers for 4G radios , 2005, 2005 IEEE 7th CAS Symposium on Emerging Technologies: Circuits and Systems for 4G Mobile Wireless Communications.

[10]  Nuno Horta,et al.  Reconfigurable multi-mode sigma-delta modulator for 4G mobile terminals , 2009, Integr..

[11]  J. Guilherme,et al.  Designing Reconfigurable Multi-Standard Analog Baseband Front-End for 4 G Mobile Terminals : System Level Design , 2006 .

[12]  J. G. Atallah,et al.  Future 4G front-ends enabling smooth vertical handovers , 2006 .