Architecture of a Slow-Control ASIC for Future High-Energy Physics Experiments at SLHC

This work is aimed at defining the architecture of a new digital ASIC, namely slow control logic (SCL), which will be designed and fabricated in a commercial 130 nm CMOS technology. This chip will be embedded within a high-speed data acquisition optical link (GBT) to control and monitor the front-end electronics proposed for future high-energy physics experiments at the super-Large Hadron Collider (SLHC), CERN, Geneva. The GBT link provides a transparent transport layer between the SCL and control electronics in the counting room. It will be provided with rad-hard redundant logic for critical circuits. The project follows a set of designs that were recently developed via a 250 nm CMOS technology for LHC experiments. Since this 250 nm specific technology used to design ASICs for the LHC will no longer be available as it was in the past, requesting an update technology for future experiments must be satisfied in any case. A test chip that implements three different redundant methodologies against single event effects is also described.

[1]  J.R. Samson,et al.  A comparison of algorithm-based fault tolerance and traditional redundant self-checking for SEU mitigation , 2001, 20th DASC. 20th Digital Avionics Systems Conference (Cat. No.01CH37219).

[2]  L. Ratti,et al.  Total ionizing dose effects in 130-nm commercial CMOS technologies for HEP experiments , 2007 .

[3]  U.K. Kumar,et al.  Improved Hamming Code for Error Detection and Correction , 2007, 2007 2nd International Symposium on Wireless Pervasive Computing.

[4]  Federico Faccio,et al.  G-link and gigabit Ethernet compliant serializer for LHC data transmission , 2000, 2000 IEEE Nuclear Science Symposium. Conference Record (Cat. No.00CH37149).

[5]  Hartmut Sadrozinski,et al.  Tracking detectors for the sLHC, the LHC upgrade , 2005 .

[6]  T. Scott,et al.  Application of a pulsed laser for evaluation and optimization of SEU-hard designs , 1999, 1999 Fifth European Conference on Radiation and Its Effects on Components and Systems. RADECS 99 (Cat. No.99TH8471).

[7]  T. Scott,et al.  Application of a pulsed laser for evaluation and optimization of SEU-hard designs [CMOS] , 1999 .

[8]  Stephen LaLumondiere,et al.  Correlation of picosecond laser-induced latchup and energetic particle-induced latchup in CMOS test structures , 1995 .

[9]  S. Ichikawa,et al.  Measurement of Single-Event Effects on a Large Number of Commercial DRAMs , 2006, IEEE Transactions on Nuclear Science.

[10]  L. Sterpone,et al.  Analysis of the robustness of the TMR architecture in SRAM-based FPGAs , 2005, IEEE Transactions on Nuclear Science.

[11]  Alessandro Gabrielli,et al.  Architecture of a general purpose embedded Slow-Control Adapter ASIC for future high-energy physics experiments , 2008 .

[12]  H. Saito,et al.  Estimation of Single Event Transient Voltage Pulses in VLSI Circuits From Heavy-Ion-Induced Transient Currents Measured in a Single MOSFET , 2007, IEEE Transactions on Nuclear Science.

[13]  S. Katkoori,et al.  Selective triple Modular redundancy (STMR) based single-event upset (SEU) tolerant synthesis for FPGAs , 2004, IEEE Transactions on Nuclear Science.

[14]  Andrew Blue,et al.  Super-radiation hard particle tracking at the CERN SLHC , 2003 .