Shared hardware accelerator architectures for heterogeneous MPSoCs

Heterogeneous Multiprocessor System-on-Chip (Ht-MPSoC) platforms are being increasingly deployed in high performance embedded systems. These architectures represent a promising alternative to homogeneous MPSoC architectures as they allow a higher performance energy trade-off. Ht-MPSoCs enhance the existing base instruction-set architecture (ISA) with application-specific custom instructions implemented on reconfigurable fabrics. However, the integration of a Ht-MPSoC with a high number of dedicated HW accelerators on a die may suffer from low area utilization. In this paper we propose a new architecture where Ht-MPSoC HW accelerators are shared among different processors in an intelligent manner. This paper demonstrates the feasibility of the approach on reconfigurable FPGA-based platforms. Experimental results on reconfigurable logic show that this approach reduces both application execution time, energy consumption and the required hardware resources.

[1]  Rainer Leupers,et al.  Cool MPSoC programming , 2010, 2010 Design, Automation & Test in Europe Conference & Exhibition (DATE 2010).

[2]  János Lazányi Instruction set extension using Microblaze processor , 2005, International Conference on Field Programmable Logic and Applications, 2005..

[3]  G. G. Stokes "J." , 1890, The New Yale Book of Quotations.

[4]  Ulrich Dersch,et al.  Hardware-software codesign of a tightly-coupled coprocessor for video content analysis , 2010, 2010 IEEE Workshop On Signal Processing Systems.

[5]  Antonino Tumeo,et al.  Hardware DWT accelerator for MultiProcessor System-on-Chip on FPGA , 2006, 2006 International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation.

[6]  Rudy Lauwereins,et al.  Reconfigurable Instruction Set Processors from a Hardware/Software Perspective , 2002, IEEE Trans. Software Eng..

[7]  Wayne Luk,et al.  Tuning instruction customisation for reconfigurable system-on-chip , 2009, 2009 IEEE International SOC Conference (SOCC).

[8]  David H. Albonesi,et al.  Dynamically managed multithreaded reconfigurable architectures for chip multiprocessors , 2010, 2010 19th International Conference on Parallel Architectures and Compilation Techniques (PACT).

[9]  Jörg Henkel,et al.  Run-time Adaptation for Reconfigurable Embedded Processors , 2011 .

[10]  Babak Falsafi,et al.  The HiPEAC Vision , 2010 .

[11]  Liang Chen,et al.  Shared reconfigurable fabric for multi-core customization , 2011, 2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC).