Low power techniques such as multi-voltage islands, voltage scaling and power gating are gaining ground to address the need for managing energy and power during run time as well as during standby modes. These design techniques increase the complexity of implementing and analyzing the power network to meet the required average IR drop requirements , transient turn on in-rush (out-rush) currents as well as dynamic voltage drops during runtime.We designed an ARM926 based SoC that implements the above techniques including a multi-threshold CMOS (MTCMOS) based processor core. To analyze the effects of effects associated with power gating we have built in, as part of the logic design , a system that uses the scan chain based network to observe the effects of transient currents on the virtual power network on state retention . The system can also be used to check the integrity of the retention latches when the design has been powered off using the MTCMOS network.
[1]
Saibal Mukhopadhyay,et al.
Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits
,
2003,
Proc. IEEE.
[2]
Krisztián Flautner,et al.
IEM926: an energy efficient SoC with dynamic voltage scaling
,
2004,
Proceedings Design, Automation and Test in Europe Conference and Exhibition.
[3]
Kaushik Roy,et al.
Gated-Vdd: a circuit technique to reduce leakage in deep-submicron cache memories
,
2000,
ISLPED '00.
[4]
Shekhar Y. Borkar,et al.
Design challenges of technology scaling
,
1999,
IEEE Micro.
[5]
Christian Piguet,et al.
Low-Power Electronics Design
,
2004
.
[6]
Anantha Chandrakasan,et al.
Design methodology for fine-grained leakage control in MTCMOS
,
2003,
ISLPED '03.