A radiation-hard phase-locked loop
暂无分享,去创建一个
[1] R. Jacob Baker,et al. CMOS Circuit Design, Layout, and Simulation , 1997 .
[2] IEEE Transactions on Nuclear Science , 2023, IEEE Transactions on Nuclear Science.
[3] Hector Sanchez,et al. 4.2 A Wide-Bandwidth Low-Voltage PLL for PowerPCTM Microprocessors , 1994 .
[4] Giovanni Maria Anelli. Conception et caractérisation de circuits intégrés résistants aux radiations pour les détecteurs de particules du LHC en technologies CMOS submicroniques profondes , 2000 .
[5] C. Piguet,et al. A 320 MHz, 1.5 mW at 1.35 V CMOS PLL for microprocessor clock generation , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.
[6] G. C. Messenger,et al. The effects of radiation on electronic systems , 1986 .
[7] Roland E. Best. Phase-locked loops : design, simulation, and applications , 2003 .
[8] Christian Piguet,et al. A 320 MHz, 1.5 mW@1.35 V CMOS PLL for microprocessor clock generation , 1996 .
[9] Behzad Razavi,et al. A 320 MHz, 1.5 mW @ 1.35 V CMOS PLL for Microprocessor Clock Generation , 2003 .
[10] G. Gerosa,et al. A wide-bandwidth low-voltage PLL for PowerPC microprocessors , 1995 .
[11] J. Olsen,et al. Neutron-induced single event upsets in static RAMS observed a 10 km flight attitude , 1993 .
[12] Karsten P. Ulland,et al. Vii. References , 2022 .