23.2 A 1.1V 1ynm 6.4Gb/s/pin 16Gb DDR5 SDRAM with a Phase-Rotator-Based DLL, High-Speed SerDes and RX/TX Equalization Scheme

Required system performance for the computing and server, cost and power forces DRAM to improve its bandwidth, capacity and power. DDR5 SDRAM has been proposed as the next memory solution, with various new functions and circuit techniques to overcome the limitation of DDR4. Speed has been increased to 4.4 – 6.4Gb/s from DDR4’s 3.2Gb/s. Energy efficiency has improved by over 30% using a $1.1\mathrm {V}\, V_{\mathrm {DD}}$ and a $1.8\mathrm {V}\, V_{\mathrm {PP}}$. To achieve the performance and power consumption targets DDR5 adopted a small number of command pins with 2cycle decoding, new write training methods, an on-die ECC, an un-matched DQ/DQS scheme, and an equalize scheme for the interface. This paper presents a 16Gb 6.4Gb/s/pin DDR5 SDRAM with a high-speed circuit techniques using a 1.1V DRAM process.

[1]  Masum Hossain,et al.  A programmable phase rotator based on time-modulated injection-locking , 2010, 2010 Symposium on VLSI Circuits.

[2]  Seongwon Kim,et al.  A 5.4mW 0.0035mm2 0.48psrms-jitter 0.8-to-5GHz non-PLL/DLL all-digital phase generator/rotator in 45nm SOI CMOS , 2009, 2009 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[3]  Jinho Choi,et al.  23.6 A 0.6V 4.266Gb/s/pin LPDDR4X interface with auto-DQS cleaning and write-VWM training for memory controller , 2017, 2017 IEEE International Solid-State Circuits Conference (ISSCC).