Toward architecture-based test-vector generation for timing verification of fast parallel multipliers

Fast parallel multipliers that contain logarithmic partial-product reduction trees pose a challenge to simulation-based high-accuracy timing verification, since the reduction tree has many reconvergent signal branches. However, such a multiplier architecture also offers a clue as how to attack the test-vector generation problem. The timing-critical paths are intimately associated with long carry propagation. We introduce a multiplier test-vector generation method that has the ability to exercise such long carry propagation paths. Through extensive circuit simulation and static timing analysis, we evaluate the quality of the test vectors that result from the new method. Especially for fast multipliers with a pronounced carry propagation, the timing-critical vectors manage to stimulate a path, which has a delay that comes close to the true worst case delay. We investigate the complexity and run-time for the test-vector generation, and derive timing-critical vectors up to a factor word length of 54 bits.

[1]  Chein-Wei Jen,et al.  High-Speed Booth Encoded Parallel Multiplier Design , 2000, IEEE Trans. Computers.

[2]  Joel Grodstein,et al.  Timing analysis for full-custom circuits using symbolic DC formulations , 2006, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[3]  Earl E. Swartzlander Parallel Counters , 1973, IEEE Transactions on Computers.

[4]  David Blaauw,et al.  Statistical timing analysis using bounds and selective enumeration , 2003, TAU '02.

[5]  Harold S. Stone,et al.  A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations , 1973, IEEE Transactions on Computers.

[6]  Carl Sechen,et al.  WTA - Waveform-based Timing Analysis for deep submicron circuits , 2002, IEEE/ACM International Conference on Computer Aided Design, 2002. ICCAD 2002..

[7]  D. H. Jacobsohn,et al.  A Suggestion for a Fast Multiplier , 1964, IEEE Trans. Electron. Comput..

[8]  F. Jutand,et al.  "Overturned-Stairs" Adder Trees and Multiplier Design , 1992, IEEE Trans. Computers.

[9]  Koji Inoue,et al.  Multiplier energy reduction through bypassing of partial products , 2002, Asia-Pacific Conference on Circuits and Systems.

[10]  R. Ravi,et al.  Optimal Circuits for Parallel Multipliers , 1998, IEEE Trans. Computers.

[11]  Andrew D. Booth,et al.  A SIGNED BINARY MULTIPLICATION TECHNIQUE , 1951 .

[12]  Ian G. Harris The confluence of manufacturing test and design validation , 2003, International Test Conference, 2003. Proceedings. ITC 2003..

[13]  W. Rulling A remark on carry-free binary multiplication , 2003 .

[14]  G. De Micheli,et al.  Circuit and architecture trade-offs for high-speed multiplication , 1991 .

[15]  William J. Kubitz,et al.  A Compact High-Speed Parallel Multiplication Scheme , 1977, IEEE Transactions on Computers.

[16]  Jan M. Rabaey,et al.  Digital Integrated Circuits: A Design Perspective , 1995 .

[17]  Graham A. Jullien,et al.  A New Design Technique for Column Compression Multipliers , 1995, IEEE Trans. Computers.

[18]  Vojin G. Oklobdzija,et al.  A Method for Speed Optimized Partial Product Reduction and Generation of Fast Parallel Multipliers Using an Algorithmic Approach , 1996, IEEE Trans. Computers.

[19]  Tobias Thiel Have I really met timing? - validating primetime timing reports with SPICE , 2004, Proceedings Design, Automation and Test in Europe Conference and Exhibition.