Improving the target impedance method for PCB decoupling of core power

Decoupling core power for modern processors or SOCs is a challenging task due to large power consumption. The decoupling network designed by a commonly used target impedance approach is known to be very pessimistic and very difficult to implement. In this paper, a step surge current is identified as a major source of core power noise. By considering the ramp time of the surge current, we propose a modified target impedance method that significantly reduces the pessimism built into the original target impedance method. As an example, a real FPGA decoupling case is used to demonstrate the effectiveness of the new proposal.

[1]  Kenji Araki,et al.  Improved target impedance and IC transient current measurement for power distribution network design , 2010, 2010 IEEE International Symposium on Electromagnetic Compatibility.

[2]  Sunil Sudhakaran,et al.  Study of BGA package cap for high-performance computing GPU , 2013, 2013 IEEE International Symposium on Electromagnetic Compatibility.

[3]  Dan Oh,et al.  Power integrity analysis for core logic blocks , 2013, 2013 IEEE 22nd Conference on Electrical Performance of Electronic Packaging and Systems.

[4]  Andrew T. Yang,et al.  Full-chip vectorless dynamic power integrity analysis and verification against 100uV/100ps-resolution measurement , 2004, Proceedings of the IEEE 2004 Custom Integrated Circuits Conference (IEEE Cat. No.04CH37571).

[5]  J. Yamada,et al.  Chip oriented target impedance for digital power distribution network design , 2012, 2012 IEEE 21st Conference on Electrical Performance of Electronic Packaging and Systems.

[6]  T. Rahal-Arabi,et al.  Design and validation of the Pentium/sup /spl reg// III and Pentium/sup /spl reg// 4 processors power delivery , 2002, 2002 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.02CH37302).

[7]  Tawfik Rahal-Arabi Design & validation of the Pentium® III and Pentium® 4 processors power delivery , 2002, VLSIC 2002.

[8]  T. Rahal-Arabi,et al.  Enhancing microprocessor immunity to power supply noise with clock-data compensation , 2006, IEEE Journal of Solid-State Circuits.

[9]  Larry D. Smith,et al.  Power distribution system design methodology and capacitor selection for modern CMOS technology , 1999 .

[10]  Kevin Barraclough,et al.  I and i , 2001, BMJ : British Medical Journal.

[11]  W. Marsden I and J , 2012 .