Timing measurement BOST with multi-bit delta-sigma TDC
暂无分享,去创建一个
Shohei Shibuya | Haruo Kobayashi | Daiki Hirabayashi | Takeshi Chujo | Takuya Arafune | Shu Sasaki | Masanobu Tsuji | Ryoji Shiota | Masafumi Watanabe | Noriaki Dobashi | Sadayoshi Umeda | Hideyuki Nakamura | Koshi Sato
[1] H. Kobayashi,et al. Multi-bit Sigma-Delta TDC Architecture for Digital Signal Timing Measurement , 2012, 2012 IEEE 18th International Mixed-Signal, Sensors, and Systems Test Workshop.
[2] Takahiro J. Yamaguchi,et al. Multi-bit Sigma-Delta TDC Architecture with Improved Linearity , 2013, J. Electron. Test..
[3] Gabor C. Temes,et al. SPEED VS. DYNAMIC RANGE TRADE-OFF IN OVERSAMPLING DATA CONVERTERS , 2002 .
[4] Jae-Yoon Sim,et al. A 2 GHz fractional-N digital PLL with 1b noise shaping ΔΣ TDC , 2011, 2011 Symposium on VLSI Circuits - Digest of Technical Papers.
[5] Y. Arai,et al. A CMOS time to digital converter VLSI for high-energy physics , 1988, Symposium 1988 on VLSI Circuits.
[6] Kiichi Niitsu,et al. Phase noise measurement techniques using delta-sigma TDC , 2014, 19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings.
[7] Amr Elshazly,et al. A 2.4ps resolution 2.1mW second-order noise-shaped time-to-digital converter with 3.2ns range in 1MHz bandwidth , 2010, IEEE Custom Integrated Circuits Conference 2010.
[8] Hao San. A NOISE-SHAPING ALGORITHM OF MULTI-BIT DAC NONLINEARITIES IN COMPLEX BANDPASS AD MODULATORS , 2004 .