Timing measurement BOST with multi-bit delta-sigma TDC

This paper describes design and implementation of a multi-bit delta-sigma (ΔΣ) Time-to-Digital Converter (TDC) with Data-Weighted-Averaging (DWA) algorithm on analog FPGA. I/O interfacing circuits such as double-data-rate (DDR) memory interfaces are very important, and their low-cost, high-quality test is challenging. We propose here simple test circuitry for measuring digital signal timing of I/O interfacing circuits with high resolution and good accuracy. We focus on TDC applications of ΔΣmodulators (for fine-timing-resolution, digital output, and simple circuitry) and with multi-bit architecture (for short testing time). However, the multi-bit ΔΣ TDC suffers from delay mismatches among delay cells. Then we propose to apply the DWA algorithm for the delay cells in order to solve this problem. Our experimental results showed that the DWA algorithm improved the overall multi-bitΔΣ TDC linearity.

[1]  H. Kobayashi,et al.  Multi-bit Sigma-Delta TDC Architecture for Digital Signal Timing Measurement , 2012, 2012 IEEE 18th International Mixed-Signal, Sensors, and Systems Test Workshop.

[2]  Takahiro J. Yamaguchi,et al.  Multi-bit Sigma-Delta TDC Architecture with Improved Linearity , 2013, J. Electron. Test..

[3]  Gabor C. Temes,et al.  SPEED VS. DYNAMIC RANGE TRADE-OFF IN OVERSAMPLING DATA CONVERTERS , 2002 .

[4]  Jae-Yoon Sim,et al.  A 2 GHz fractional-N digital PLL with 1b noise shaping ΔΣ TDC , 2011, 2011 Symposium on VLSI Circuits - Digest of Technical Papers.

[5]  Y. Arai,et al.  A CMOS time to digital converter VLSI for high-energy physics , 1988, Symposium 1988 on VLSI Circuits.

[6]  Kiichi Niitsu,et al.  Phase noise measurement techniques using delta-sigma TDC , 2014, 19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings.

[7]  Amr Elshazly,et al.  A 2.4ps resolution 2.1mW second-order noise-shaped time-to-digital converter with 3.2ns range in 1MHz bandwidth , 2010, IEEE Custom Integrated Circuits Conference 2010.

[8]  Hao San A NOISE-SHAPING ALGORITHM OF MULTI-BIT DAC NONLINEARITIES IN COMPLEX BANDPASS AD MODULATORS , 2004 .