A 23.3 dBm CMOS power amplifier with third-order gm cancellation linearization technique achieving OIP3 of 34 dBm

Purpose The purpose of this paper is to implement a highly linear 180 nm complementary metal oxide semiconductor (CMOS) power amplifier (PA) to meet the stringent linearity requirement of an long term evolution (LTE) signal with minimum trade-off to power added efficiency (PAE). Design/methodology/approach The CMOS PA is designed in a cascaded dual-stage configuration comprises a driver amplifier and a main PA. The gate voltage (VGS) of the driver amplifier is tuned to optimize its positive third-order transconductance (gm3) to be canceled with the main PA’s fixed negative gm3. The gm3 cancellation between these stages mitigates the third-order intermodulation product (IMD3) that contributes to enhanced linearity. Findings For driver’s VGS of 0.82 V with continuous wave signal, the proposed PA achieved a power gain of 14.5 dB with a peak PAE of 31.8% and a saturated output power of 23.3 dBm at 2.45 GHz. A maximum third-order output intercept point of 34 dBm is achieved at 20.2 dBm output power with a corresponding IMD3 of −33.4 dBc. When tested with a 20 MHz LTE signal, the PA delivers 19 dBm maximum linear output power for an adjacent channel leakage ratio specification of −30 dBc. Originality/value In this study, a novel cascaded gm3 cancellation technique has been implemented to achieve a maximum linear output power under modulated signals.

[1]  Hua Wang,et al.  A Broadband Mixed-Signal CMOS Power Amplifier With a Hybrid Class-G Doherty Efficiency Enhancement Technique , 2016, IEEE Journal of Solid-State Circuits.

[2]  Baher Haroun,et al.  A 25 dBm Outphasing Power Amplifier With Cross-Bridge Combiners , 2015, IEEE Journal of Solid-State Circuits.

[4]  Ockgoo Lee,et al.  A Cascode Feedback Bias Technique for Linear CMOS Power Amplifiers in a Multistage Cascode Topology , 2013, IEEE Transactions on Microwave Theory and Techniques.

[5]  Yijiang Zhang,et al.  A broadband 23.1 ∼ 27.2 GHz doherty power amplifier with peak output power of 24.3 dBm , 2019 .

[6]  Voravit Vorapipat,et al.  A Class-G Voltage-Mode Doherty Power Amplifier , 2017, IEEE Journal of Solid-State Circuits.

[7]  Yongchae Jeong,et al.  A Fully Integrated High Efficiency RF Power Amplifier for WLAN Application in 40 nm Standard CMOS Process , 2015, IEEE Microwave and Wireless Components Letters.

[8]  P. Reynaert,et al.  A Fully Integrated Watt-Level Linear 900-MHz CMOS RF Power Amplifier for LTE-Applications , 2012, IEEE Transactions on Microwave Theory and Techniques.

[9]  Mincheol Seo,et al.  CMOS Power Amplifier Integrated Circuit With Dual-Mode Supply Modulator for Mobile Terminals , 2016, IEEE Transactions on Circuits and Systems I: Regular Papers.

[10]  Mohammad Taherzadeh-Sani,et al.  Envelope-tracking common-drain CMOS power amplifier with a switching-only supply modulator for LTE applications , 2018, Microelectron. J..

[11]  Pui-In Mak,et al.  A 2-$\mu{\hbox{m}}$ InGaP/GaAs Class-J Power Amplifier for Multi-Band LTE Achieving 35.8-dB Gain, 40.5% to 55.8% PAE and 28-dBm Linear Output Power , 2016, IEEE Transactions on Microwave Theory and Techniques.

[12]  Eric Kerherve,et al.  Integrated Doherty RF CMOS Power Amplifier design for average efficiency enhancement , 2015, 2015 IEEE International Wireless Symposium (IWS 2015).

[13]  Baher Haroun,et al.  A 29.5 dBm Class-E Outphasing RF Power Amplifier With Efficiency and Output Power Enhancement Circuits in 45nm CMOS , 2017, IEEE Transactions on Circuits and Systems I: Regular Papers.

[14]  Songcheol Hong,et al.  A CMOS Power Amplifier With a Built-In RF Predistorter for Handset Applications , 2012, IEEE Transactions on Microwave Theory and Techniques.

[15]  Abdelhalim Slimane,et al.  3 GHz CMOS Doherty power amplifier for high efficiency , 2017, 2017 Seminar on Detection Systems Architectures and Technologies (DAT).

[16]  Mitra Gilasgar,et al.  A 2.4 GHz CMOS Class-F Power Amplifier With Reconfigurable Load-Impedance Matching , 2019, IEEE Transactions on Circuits and Systems I: Regular Papers.

[17]  Yongchae Jeong,et al.  CMOS Doherty Amplifier With Variable Balun Transformer and Adaptive Bias Control for Wireless LAN Application , 2014, IEEE Journal of Solid-State Circuits.

[18]  Songcheol Hong,et al.  An Integrated Dual-Mode CMOS Power Amplifier With Linearizing Body Network , 2017, IEEE Transactions on Circuits and Systems II: Express Briefs.

[19]  Nagarjuna Nallam,et al.  An RF Choke-Less Class E Power Amplifier , 2020, IEEE Transactions on Circuits and Systems II: Express Briefs.

[20]  Bumman Kim,et al.  High-Performance CMOS Power Amplifier With Improved Envelope Tracking Supply Modulator , 2016, IEEE Transactions on Microwave Theory and Techniques.

[21]  Joy Laskar,et al.  A Multilevel Class-D CMOS Power Amplifier for an Out-Phasing Transmitter With a Nonisolated Power Combiner , 2016, IEEE Transactions on Circuits and Systems II: Express Briefs.

[22]  Songcheol Hong,et al.  A WLAN RF CMOS PA With Large-Signal MGTR Method , 2013, IEEE Transactions on Microwave Theory and Techniques.