A Low-Power CMOS Voltage Reference Circuit Based On Subthreshold Operation
暂无分享,去创建一个
A low power CMOS voltage reference circuit was designed and implemented by TSMC 0.18-mum CMOS process. The voltage reference circuit uses the VGS difference between two MOSFETs operating in the weak-inversion region to generate the voltage with positive temperature coefficient. The reference voltage can be obtained by combining the weighted VGS difference with weak-inversion VGS voltage, which has a negative temperature coefficient. This circuit provides a nominal reference voltage of 621 mV, a temperature coefficient of 11.5 ppm/degC in [-20degC~120degC] from a 1.5 V supply voltage. The line regulation of the reference voltage is 6 mV/V when the supply voltage is increased from 1.5 V to 3 V. The chip area is 0.132 mm2 and dissipates 17.25 muW at room temperature. By connecting a 0.22 muF loading capacitor, the measured noise density at 100 Hz and 100 kHz is 0.14 muV/radicHz and 22.2 muV/radicHz, respectively.
[1] G. Palumbo,et al. A low-voltage low-power voltage reference based on subthreshold MOSFETs , 2003, IEEE J. Solid State Circuits.
[2] Robert G. Meyer,et al. Analysis and Design of Analog Integrated Circuits , 1993 .
[3] M.-H. Cheng,et al. Low-power low-voltage reference using peaking current mirror circuit , 2005 .