Development of compact thermal models for advanced electronic packaging: methodology and experimental validation for a single-chip CPGA package

A methodology for creating compact thermal models of a single-chip CPGA package was developed and rigorously evaluated. Detailed package thermal models were exposed to a set of "hard" boundary conditions representing directional cooling scenarios. Studies were performed to compare the predicted temperature distributions in the package first when the metallic/ceramic sub-layers of the substrate and each pin in the array were individually modeled and secondly by combining the sub-layers as well as the pins and interstitial air into smeared layers. The smeared layer approach was found to be quite reasonable The detailed model was experimentally validated using a novel apparatus that allowed imposing temperature boundary conditions on the pin grid array and on the other surfaces, one at a time. Thermal response data were generated with the experimentally validated detailed model for a set of eight boundary conditions that were derived from a design of experiments approach using the minimum and maximum values of average heat transfer prevailing on the package external surfaces. Compact models of three different network topologies were generated utilizing a nonlinear programming algorithm. The simplest, five-resistor star-shaped network was unable to capture either the junction temperatures or the heat flows leaving the prime lumped areas within the required accuracy. Shunted networks with and without a floating node were also optimized, both topologies yielding good accuracy for both the junction temperatures and heat flows.

[1]  H. Vinke,et al.  Compact models for accurate thermal characterization of electronic parts , 1997 .

[2]  S. Pashaie-Rad,et al.  Development of component-level thermal models of a ceramic pin grid array , 1998, ITherm'98. Sixth Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (Cat. No.98CH36208).

[3]  J. D. Parry,et al.  The world of thermal characterization according to DELPHI-Part II: Experimental and numerical methods , 1997 .

[4]  Genichi Taguchi,et al.  Taguchi methods : design of experiments , 1993 .

[5]  Robert A. Griffin,et al.  Compact thermal models of packages used in conduction cooled applications , 2000 .

[6]  R.A. Griffin,et al.  Compact thermal models of conduction cooled packages , 1999, Fifteenth Annual IEEE Semiconductor Thermal Measurement and Management Symposium (Cat. No.99CH36306).

[7]  G. B. Kromann,et al.  The development of component-level thermal compact models of a C4/CBGA interconnect technology: the Motorola PowerPC 603/sup TM/ and PowerPC 604/sup TM/ RISC microprocessors , 1996, 1996 Proceedings 46th Electronic Components and Technology Conference.

[8]  H. Pape,et al.  Generation and verification of boundary independent compact thermal models for active components according to the DELPHI/SEED methods , 1999, Fifteenth Annual IEEE Semiconductor Thermal Measurement and Management Symposium (Cat. No.99CH36306).