FPGA based cascaded multilevel pulse width modulation for single phase inverter

This article explores the development of FPGA based controller for conventional and cascaded multilevel PWM single phase inverter. The conventional multilevel inverter is constructed by the H-bridge and cascaded multilevel inverter constructed by two full H-bridges. FPGA logic device is chosen for the hardware implementation of control circuit. VHDL language is used to model the inverter switching strategies. The proposed controller generates 4 and 8 control signals for conventional multilevel inverter and cascaded multilevel inverter respectively. These inverters provide 3-level and 7- level output voltages. Matlab/System generator and XILINX are used as a simulation and compiler architecture of control circuit embedded in FPGA. These inverter topologies with filters would have reduced harmonics and can operate at high efficiency.

[1]  Zhong Du,et al.  Modulation Extension Control of Hybrid Cascaded H-bridge Multilevel Converters with 7-level Fundamental Frequency Switching Scheme , 2007, 2007 IEEE Power Electronics Specialists Conference.

[2]  M.I. Ahmad,et al.  FPGA based control IC for multilevel inverter , 2008, 2008 International Conference on Computer and Communication Engineering.

[3]  Leon M. Tolbert,et al.  A Five-Level Three-Phase Hybrid Cascade Multilevel Inverter Using a Single DC Source for a PM Synchronous Motor Drive , 2007, APEC 07 - Twenty-Second Annual IEEE Applied Power Electronics Conference and Exposition.

[4]  S. Mekhilef,et al.  Xilinx FPGA Based Multilevel PWM Single Phase Inverter , 2006, 2006 IEEE International Conference on Industrial Technology.