Investigation and Design of On-Chip Power-Rail ESD Clamp Circuits Without Suffering Latchup-Like Failure During System-Level ESD Test

On-chip power-rail electrostatic discharge (ESD) protection circuit designed with active ESD detection function is the key role to significantly improve ESD robustness of CMOS integrated circuits (ICs). Four power-rail ESD clamp circuits with different ESD-transient detection circuits were fabricated in a 0.18-mum CMOS process and tested to compare their system-level ESD susceptibility, which are named as power-rail ESD clamp circuits with typical RC-based detection, PMOS feedback, NMOS+PMOS feedback, and cascaded PMOS feedback in this work. During the system-level ESD test, where the ICs in a system have been powered up, the feedback loop used in the power-rail ESD clamp circuits provides the lock function to keep the ESD-clamping NMOS in a ldquolatch-onrdquo state. The latch-on ESD-clamping NMOS, which is often drawn with a larger device dimension to sustain high ESD level, conducts a huge current between the power lines to perform a latchup-like failure after the system-level ESD test. A modified power-rail ESD clamp circuit is proposed to solve this problem. The proposed power-rail ESD clamp circuit can provide high enough chip-level ESD robustness, and without suffering the latchup-like failure during the system-level ESD test.

[1]  R. Gauthier,et al.  A compact, timed-shutoff, MOSFET-based power clamp for on-chip ESD protection , 2004, 2004 Electrical Overstress/Electrostatic Discharge Symposium.

[2]  H. Morimura,et al.  Evaluation of ESD hardness for fingerprint sensor LSIs , 2004, 2004 Electrical Overstress/Electrostatic Discharge Symposium.

[3]  Jeremy C. Smith,et al.  A MOSFET power supply clamp with feedback enhanced triggering for ESD protection in advanced CMOS technologies , 2003, 2003 Electrical Overstress/Electrostatic Discharge Symposium.

[4]  M. Stockinger,et al.  Boosted and distributed rail clamp networks for ESD protection in advanced CMOS technologies , 2003, 2003 Electrical Overstress/Electrostatic Discharge Symposium.

[5]  R. N. Rountree,et al.  Internal chip ESD phenomena beyond the protection circuit , 1988 .

[6]  Ming-Dou Ker,et al.  Methodology on extracting compact layout rules for latchup prevention in deep-submicron bulk CMOS technology , 2003 .

[7]  Ming-Dou Ker,et al.  Failure of On-Chip Power-Rail ESD Clamp Circuits During System-Level ESD Test , 2007, 2007 IEEE International Reliability Physics Symposium Proceedings. 45th Annual.

[8]  Timothy J. Maloney,et al.  New considerations for MOSFET power clamps , 2002, 2002 Electrical Overstress/Electrostatic Discharge Symposium.

[9]  M. Ker Whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits for submicron CMOS VLSI , 1999 .

[11]  Ming-Dou Ker,et al.  Component-Level Measurement for Transient-Induced Latch-up in CMOS ICs Under System-Level ESD Considerations , 2006, IEEE Transactions on Device and Materials Reliability.

[12]  Paul C. F. Tong,et al.  Active ESD shunt with transistor feedback to reduce latchup susceptibility or false triggering , 2004, Proceedings of the 11th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2004 (IEEE Cat. No.04TH8743).

[13]  Ming-Dou Ker,et al.  Hardware/firmware co-design in an 8-bits microcontroller to solve the system-level ESD issue on keyboard , 1999, Electrical Overstress/Electrostatic Discharge Symposium Proceedings. 1999 (IEEE Cat. No.99TH8396).