Modified Low-Power and Area-Efficient Carry Select Adder using D-Latch

Carry Select Adder (CSLA) is one of the high speed adders used in many computational systems to perform fast arithmetic operations .Due to the rapidly growing mobile industry not only the faster arithmetic unit but also less area and low power arithmetic units are needed. The modified CSLA architecture has developed using Binary to Excess-1 converter (BEC). This paper proposes an efficient method which replaces the BEC using D latch. Experimental analysis shows that the proposed architecture achieves the three folded advantages in terms of area, delay and power.

[1]  M.-J. Hsiao,et al.  Carry-select adder using single ripple-carry adder , 1998 .

[2]  Lee-Sup Kim,et al.  64-bit carry-select adder with reduced area , 2001 .

[3]  B. Ramkumar,et al.  Low-Power and Area-Efficient Carry Select Adder , 2012, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[4]  Jan M. Rabaey,et al.  Digital Integrated Circuits: A Design Perspective , 1995 .

[5]  U. P. Anagha,et al.  Power and area efficient carry select adder , 2015, 2015 IEEE Recent Advances in Intelligent Computational Systems (RAICS).

[6]  Orest J. Bedrij Carry-Select Adder , 1962, IRE Trans. Electron. Comput..

[7]  Chip-Hong Chang,et al.  An area efficient 64-bit square root carry-select adder for low power applications , 2005, 2005 IEEE International Symposium on Circuits and Systems.