A bidirectional linear semi-systolic architecture for DCT-domain image resizing processor

In recent times, there is an increasing interest in compressed-domain image analysis and its VLSI implementation due to extensive use multimedia communication, specially in mobile devices. This paper deals with the semi systolic architecture of DCT-based (discrete cosine transform) image resizing processor as a compressed domain image processing element. Further, we propose an efficient method for VLSI implementation for DCT-domain image resizing transformation with bidirectional linear semi-systolic array. This method is developed from the investigation of the DCT-domain image resizing operation through a parallel processing of the matrix operations. The use of systolic arrays as a processing block of the matrix operations reduces the number of computation and also amenable for VLSI implementation

[1]  Wen-Hsiung Chen,et al.  A Fast Computational Algorithm for the Discrete Cosine Transform , 1977, IEEE Trans. Commun..

[2]  Alessandro Neri,et al.  Inter-block filtering and downsampling in DCT domain , 1994, Signal Process. Image Commun..

[3]  S.A. Martucci Image resizing in the discrete cosine transform domain , 1995, Proceedings., International Conference on Image Processing.

[4]  Shih-Fu Chang,et al.  A new approach to decoding and compositing motion-compensated DCT-based images , 1993, 1993 IEEE International Conference on Acoustics, Speech, and Signal Processing.

[5]  Venkatesh Akella,et al.  Micropipelined asynchronous discrete cosine transform (DCT/IDCT) processor , 1998, IEEE Trans. Very Large Scale Integr. Syst..

[6]  Z Igor Milovanovic,et al.  MATRIX MULTIPLICATION ON BIDIRECTIONAL LINEAR SYSTOLIC ARRAYS , 2003 .