Leakage Power Contributor Modeling

Low-power or power-aware design is one of the greatest challenges facing the semiconductor industry. The fidelity of low power design is dependent on the accuracy of power modeling across a wide range of PVT values. This paper describes an alternative “power contributor”based approach to cell leakage characterization that exploits inherent separability of power consumption for different portions of a cell. An experimental use of this approach is also presented that demonstrates how the effort to characterize leakage power can be greatly reduced with only a marginal impact on accuracy.

[1]  Massoud Pedram,et al.  Power Aware Design Methodologies , 2002 .

[2]  G. Frenkil Power dissipation of CMOS ASICs , 1991, [1991] Proceedings Fourth Annual IEEE International ASIC Conference and Exhibit.

[3]  James Tschanz,et al.  Parameter variations and impact on circuits and microarchitecture , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).