Interconnect yield model for manufacturability prediction in synthesis of standard cell based designs
暂无分享,去创建一个
[1] Wojciech Maly,et al. Inductive contamination analysis (ICA) with SRAM application , 1995, Proceedings of 1995 IEEE International Test Conference (ITC).
[2] Gerhard Zimmerman,et al. A new area and shape function estimation technique for VLSI layouts , 1988, 25th ACM/IEEE, Design Automation Conference.Proceedings 1988..
[3] Charles H. Stapper,et al. Modeling of Defects in Integrated Circuit Photolithographic Patterns , 1984, IBM J. Res. Dev..
[4] Wojciech Maly,et al. Computer-aided design for VLSI circuit manufacturability , 1990, Proc. IEEE.
[5] Fadi J. Kurdahi,et al. Techniques for area estimation of VLSI layouts , 1989, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[6] J. Meindl,et al. A discussion of yield modeling with defect clustering, circuit repair, and circuit redundancy , 1990 .
[7] Massoud Pedram,et al. Interconnection length estimation for optimized standard cell layouts , 1989, 1989 IEEE International Conference on Computer-Aided Design. Digest of Technical Papers.
[8] Wojciech Maly,et al. Accurate estimation of defect-related yield loss in reconfigurable VLSI circuits , 1993 .
[9] Wojciech Maly,et al. Yield loss forecasting in the early phases of the VLSI design process , 1996, Proceedings of Custom Integrated Circuits Conference.
[10] A. V. Ferris-Prabhu,et al. Modeling the critical area in yield forecasts , 1985 .
[11] Wojciech Maly,et al. Standard cell interconnect length prediction from structural circuit attributes , 1996, Proceedings of Custom Integrated Circuits Conference.
[12] Wojciech Maly,et al. Yield estimation model for VLSI artwork evaluation , 1983 .
[13] R. M. Warner. Applying a composite model to the IC yield problem , 1974 .
[14] Massoud Pedram,et al. Accurate prediction of physical design characteristics for random logic , 1989, Proceedings 1989 IEEE International Conference on Computer Design: VLSI in Computers and Processors.