Demonstration of fully functional 64-kb Josephson/CMOS hybrid memory
暂无分享,去创建一个
[1] Yuki Yamanashi,et al. Investigation of robust CMOS amplifiers for Josephson- CMOS hybrid memories , 2012 .
[2] A. Inoue,et al. A Josephson driver to interface Josephson junctions to semiconductor transistors , 1988, Technical Digest., International Electron Devices Meeting.
[3] Hisao Hayakawa,et al. Operating Characteristics of Josephson Four-Junction Logic (4JL) Gate , 1982 .
[4] H. Suzuki,et al. Investigation of a 5-bit Flash-Type SFQ A/D Converter Using 10 $\hbox{kA/cm}^{2}$ Niobium Process and Locally Isolated Grounds , 2013, IEEE Transactions on Applied Superconductivity.
[5] S. Tahara,et al. A 380 ps, 9.5 mW Josephson 4-Kbit RAM operated at a high bit yield , 1995, IEEE Transactions on Applied Superconductivity.
[6] V. Semenov,et al. RSFQ logic/memory family: a new Josephson-junction technology for sub-terahertz-clock-frequency digital systems , 1991, IEEE Transactions on Applied Superconductivity.
[7] S. R. Whiteley,et al. Design guidelines for Suzuki stacks as reliable high-speed Josephson voltage drivers , 2013 .
[8] Y. Yamanashi,et al. Design and Implementation of 64-kb CMOS Static RAMs for Josephson-CMOS Hybrid Memories , 2013, IEEE Transactions on Applied Superconductivity.