RF design methodology for design-cycle-time reduction using parameterization of embedded passives on multilayer organic substrates
暂无分享,去创建一个
Madhavan Swaminathan | Sidharth Dalmia | George White | Chris Ward | Ana M. Yepes | Sung-Hwan Min | Chung-Seok Seo
[1] A. Weisshaar,et al. A new circuit augmentation method for modeling of interconnects and passive components , 2006, IEEE Transactions on Advanced Packaging.
[2] Tomoki Uwano,et al. A very small dielectric planar filter for portable telephones , 1993, 1993 IEEE MTT-S International Microwave Symposium Digest.
[3] Chung-Seok Seo,et al. Parasitic-Aware RF Design via Parameterization of Embedded Passives on Multilayer Organic Substrates , 2007, 2007 IEEE Electrical Performance of Electronic Packaging.
[4] Tomoki Uwano,et al. A very small dielectric planar filter for portable telephones , 1993 .
[5] K. C. Gupta,et al. Segmentation Method Using Impedance Matrices For Analysis Of Planar Microwave Circuits , 1981 .
[6] R.R. Tummala,et al. SOP: what is it and why? A new microsystem-integration technology paradigm-Moore's law for system integration of miniaturized convergent systems of the next decade , 2004, IEEE Transactions on Advanced Packaging.
[7] B. Mutnury,et al. Layout-level synthesis of RF inductors and filters in LCP substrates for Wi-Fi applications , 2005, IEEE Transactions on Microwave Theory and Techniques.
[8] Joshua Peters. Design of a high quality factor spiral inductors in RF MCM-D , 2004 .
[9] Jia-Sheng Hong,et al. Microstrip filters for RF/microwave applications , 2001 .