Process synthesis and design for multi-chip module fabrication

Multi-Chip Modules (MCM) are an area where process synthesis and scheduling are essential to lowering their production cost. At the present time, MCMs are too expensive except for high-end applications such as military or supercomputer hardware. The goal of this paper is to outline the various processing and testing steps for MCM manufacturing using a State-Task Network (STN), and describe the formulation of the optimization and scheduling problems for a sub-process. The final portion will describe an example of the use of the STN and optimization model to produce an MILP formulation of both electroless and electroplating copper deposition at fixed processing conditions.