Dynamic Partial Reconfiguration in FPGAs for DSP Applications

DSP Application needs to speed-up in computation time can be achieved by assigning complex computation intensive tasks to hardware and by exploiting the parallelism in algorithms.These applications need high performance as well as cost efficient design. Reconfigurable systems offer us a potential for computation acceleration due to its software-like programmable nature of the parallel processing units. Run-time configuration explores a novel research area for reconfigurable hardware to further speedup the processing speed by eliminating the configuration overhead with the overlapping of execution time. Dynamic partial reconfigurable FPGAs offer new design space with a variety of benefits: reduce the configuration time and save memory as the partial reconfiguration files (bitstreams) are smaller than full ones. This paper introduces a simple reconfigurable system and focuses on the newest dynamic partial reconfiguration design flow.

[1]  Stuart D. Walker,et al.  Handel-C Implementation of Early-Access Partial-Reconfiguration for Software Defined Radio , 2008, 2008 IEEE Wireless Communications and Networking Conference.

[2]  Matthew Parris Optimizing Dynamic Logic Realizations For Partial Reconfiguration Of Field Programmable Gate Arrays , 2008 .

[3]  Eric McDonald Runtime FPGA Partial Reconfiguration , 2008, 2008 IEEE Aerospace Conference.

[4]  Wang Lie,et al.  Dynamic Partial Reconfiguration in FPGAs , 2009, 2009 Third International Symposium on Intelligent Information Technology Application.