Area Reduction in Redundancy Module for an ECC Based Fault Tolerance in Digital Filters

Due to the wide usage of digital filters in communication systems, reliability and area has to be considered and deficiency tolerant channel usage are required. Throughout the decades, there are number of techniques that have been proposed to achieve fault tolerance. As the number of parallel filters are increasing in any digital device, the redundancy module should also be small in size. In this paper, a simple technique of constant multiplication reduction method is introduced in the Error Correction Codes (ECC) based parallel filters in order to reduce the size of the redundant module. Main agenda is to reduce the size of the redundant module by not affecting the functionalityof the system. The proposed scheme is coded in HDL and simulation results are obtained by using Xilinx 12.1i. The presented result shows that the slices can be reduced and hence the size. As a result of reduction in size, the optimization of area can also be concluded. Index Terms—Fault tolerance, ECC, Xilinx, Slices, LUT, Digital filters.

[1]  Salvatore Pontarelli,et al.  Area efficient concurrent error detection and correction for parallel filters , 2012 .

[2]  Shu Lin,et al.  Error Control Coding , 2004 .

[3]  Naresh R. Shanbhag,et al.  Energy-efficient soft error-tolerant digital signal processing , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[4]  Jing Wang,et al.  Fault missing rate analysis of the arithmetic residue codes based fault-tolerant FIR filter design , 2012, 2012 IEEE 18th International On-Line Testing Symposium (IOLTS).

[5]  Yuan-Hao Huang High-Efficiency Soft-Error-Tolerant Digital Signal Processing Using Fine-Grain Subword-Detection Processing , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[6]  Claude Oestges,et al.  MIMO: From Theory to Implementation , 2010 .

[7]  G. R. Sinha,et al.  Medical Image Denoising Using Bilateral Filter , 2012 .

[8]  Jing Wang,et al.  Efficient Coding Schemes for Fault-Tolerant Parallel Filters , 2015, IEEE Transactions on Circuits and Systems II: Express Briefs.

[9]  Anil K. Saini,et al.  Real-time FPGA Based Implementation of Color Image Edge Detection , 2012 .

[10]  Daniel J. Costello,et al.  Error Control Coding, Second Edition , 2004 .

[11]  A.K. Deb,et al.  Bridging concurrent and non-concurrent error detection in FIR filters , 2004, Proceedings Norchip Conference, 2004..

[12]  M. Nicolaidis,et al.  Design for soft error mitigation , 2005, IEEE Transactions on Device and Materials Reliability.

[13]  Pedro Reviriego,et al.  Structural DMR: A Technique for Implementation of Soft-Error-Tolerant FIR Filters , 2011, IEEE Transactions on Circuits and Systems II: Express Briefs.

[14]  Jing Wang,et al.  Fault Tolerant Parallel Filters Based on Error Correction Codes , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[15]  Izzat Alsmadi,et al.  Test Cases Reduction and Selection Optimization in Testing Web Services , 2012 .

[16]  P. Vaidyanathan Multirate Systems And Filter Banks , 1992 .