Analysis of timing jitter in ring oscillators due to power supply noise

This paper presents a time-domain method for estimating the jitter in ring oscillators that is due to power supply noise. The method is used to analyze and compare the RMS cycle-to-cycle jitter of ring oscillators constructed from three possible delay elements: a CMOS digital inverter, a differential pair, and a current steering logic (CSL) inverter. Spice simulations verify the analysis method, and the results indicate that both the differential pair and CSL inverter provide superior supply noise immunity to the CMOS digital inverter.

[1]  Ali Hajimiri,et al.  A general theory of phase noise in electrical oscillators , 1998 .

[2]  Behzad Razavi,et al.  Oscillator jitter due to supply and substrate noise , 1998, Proceedings of the IEEE 1998 Custom Integrated Circuits Conference (Cat. No.98CH36143).

[3]  John A. McNeill Jitter in ring oscillators , 1997 .

[4]  D.J. Allstot,et al.  Current-mode logic techniques for CMOS mixed-mode ASICs , 1991, Proceedings of the IEEE 1991 Custom Integrated Circuits Conference.

[5]  A. Abidi,et al.  Noise in relaxation oscillators , 1983 .