Accurate Performance Evaluation of HEMT Devices for High-Speed Logic Applications through Rigorous Device Modelling Technique
暂无分享,去创建一个
Tremendous progress has been made recently in the research of novel nanotechnology for future nano-electronic applications. Among all the possible technologies, III-V FETs particularly the heterostructure high electron mobility transistors (HEMT) have demonstrated promising results to be the future device technology for high-speed logic applications. Precise evaluation of the delay performance for HEMT requires highly accurate intrinsic device models extracted from available measurements. In this paper, a rigorous device modelling technique based on 3-D full wave electromagnetic analysis of the device structure is presented. This technique is efficient and accurate, and the determined equivalent circuit model fits the measured S-parameter very well within the frequency range of interest.
[1] Richard Martel,et al. Vertical scaling of carbon nanotube field-effect transistors using top gate electrodes , 2002 .
[2] J.A. del Alamo,et al. Beyond CMOS: Logic Suitability of InGaAs HEMTs , 2007, 2007 IEEE 19th International Conference on Indium Phosphide & Related Materials.
[3] R. Chau. Benchmarking nanotechnology for high-performance and low-power logic transistor applications , 2004 .