A novel modular systolic array architecture for full-search block matching motion estimation
暂无分享,去创建一个
[1] Yu Hen Hu,et al. MSSM—A design aid for multi-stage systolic mapping , 1992, J. VLSI Signal Process..
[2] Michael Stegherr,et al. Parameterizable VLSI architectures for the full-search block-matching algorithm , 1989 .
[3] R. Srinivasan,et al. Predictive Coding Based on Efficient Motion Estimation , 1985, IEEE Trans. Commun..
[4] T Koga,et al. MOTION COMPENSATED INTER-FRAME CODING FOR VIDEO CONFERENCING , 1981 .
[5] Chaur-Heh Hsieh,et al. VLSI architecture for block-matching motion estimation algorithm , 1992, IEEE Trans. Circuits Syst. Video Technol..
[6] P. Pirsch,et al. Advances in picture coding , 1985, Proceedings of the IEEE.
[7] Ming-Ting Sun,et al. A family of vlsi designs for the motion compensation block-matching algorithm , 1989 .
[8] Peter Pirsch,et al. Array architectures for block matching algorithms , 1989 .
[9] Liang-Gee Chen,et al. An efficient and simple VLSI tree architecture for motion estimation algorithms , 1993, IEEE Trans. Signal Process..
[10] Sethuraman Panchanathan,et al. Motion estimation architecture for video compression , 1993 .
[11] Anil K. Jain,et al. Displacement Measurement and Its Application in Interframe Image Coding , 1981, IEEE Trans. Commun..