Flexible FPGA design for FDTD using OpenCL
暂无分享,去创建一个
[1] Christian Plessl,et al. Accelerating finite difference time domain simulations with reconfigurable dataflow computers , 2014, CARN.
[2] Samuel Williams,et al. Implicit and explicit optimizations for stencil computations , 2006, MSPC '06.
[3] Ralph Wittig,et al. OpenCL library of stream memory components targeting FPGAs , 2015, 2015 International Conference on Field Programmable Technology (FPT).
[4] K. Yee. Numerical solution of initial boundary value problems involving maxwell's equations in isotropic media , 1966 .
[5] Christian Plessl,et al. Microdisk Cavity FDTD Simulation on FPGA using OpenCL , 2016 .
[6] Marco D. Santambrogio,et al. On How to Accelerate Iterative Stencil Loops , 2015, ACM Trans. Archit. Code Optim..
[7] Masanori Hariyama,et al. FPGA-based deep-pipelined architecture for FDTD acceleration using OpenCL , 2016, 2016 IEEE/ACIS 15th International Conference on Computer and Information Science (ICIS).
[8] Satoru Yamamoto,et al. Multi-FPGA Accelerator for Scalable Stencil Computation with Constant Memory Bandwidth , 2014, IEEE Transactions on Parallel and Distributed Systems.