Power is the number one constraint impacting today's electronic designs. The need to minimize dynamic and static power consumption creates unique verification challenges. A common low power design technique involves switching off certain portions of the design (power islands) when that functionality is not required to reduce leakage power and restoring power when that functionality is needed again. This creates the need to save and restore state information with retention flops and latches, and to ensure the power island returns to a known good state when powered up.
Verification of correct design functionality of power islands within the context of a power management scheme has traditionally been performed at the gate level, if at all. Defect rectification at this level is costly in terms of resource and design cycle. This paper discusses the application of innovative techniques to enable power-aware verification at the RTL with traditional RTL design styles and reusable blocks.
[1]
Shin'ichiro Mutoh,et al.
1-V power supply high-speed digital circuit technology with multithreshold-voltage CMOS
,
1995,
IEEE J. Solid State Circuits.
[2]
Anantha Chandrakasan,et al.
Design considerations and tools for low-voltage digital system design
,
1996,
DAC '96.
[3]
Anantha P. Chandrakasan,et al.
Low-power CMOS digital design
,
1992
.
[4]
Anantha Chandrakasan,et al.
Subthreshold leakage modeling and reduction techniques [IC CAD tools]
,
2002,
IEEE/ACM International Conference on Computer Aided Design, 2002. ICCAD 2002..
[5]
James Kao,et al.
Subthreshold leakage modeling and reduction techniques
,
2002,
ICCAD 2002.
[6]
Massoud Pedram,et al.
Power conscious CAD tools and methodologies: a perspective
,
1995,
Proc. IEEE.