Time interleaved C-2C SAR ADC with background timing skew calibration in 65nm CMOS
暂无分享,去创建一个
[1] Robert W. Brodersen,et al. A 1 GS/s 6 Bit 6.7 mW Successive Approximation ADC Using Asynchronous Processing , 2010, IEEE Journal of Solid-State Circuits.
[2] Eisse Mensink,et al. A Double-Tail Latch-Type Voltage Sense Amplifier with 18ps Setup+Hold Time , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[3] R.W. Brodersen,et al. A 6-bit 600-MS/s 5.3-mW Asynchronous ADC in 0.13-$\mu{\hbox{m}}$ CMOS , 2006, IEEE Journal of Solid-State Circuits.
[4] Robert W. Brodersen,et al. A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS , 2006 .
[5] Peng Zhang,et al. An 8 Bit 4 GS/s 120 mW CMOS ADC , 2013, IEEE Journal of Solid-State Circuits.
[6] L. Richard Carley,et al. A 1.1V 50mW 2.5GS/s 7b Time-Interleaved C-2C SAR ADC in 45nm LP digital CMOS , 2009, 2009 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[7] Behzad Razavi,et al. Design Considerations for Interleaved ADCs , 2013, IEEE Journal of Solid-State Circuits.
[8] Borivoje Nikolic,et al. A 2.8GS/s 44.6mW time-interleaved ADC achieving 50.9dB SNDR and 3dB effective resolution bandwidth of 1.5GHz in 65nm CMOS , 2012, 2012 Symposium on VLSI Circuits (VLSIC).
[9] A.H.M. van Roermund,et al. Analog circuit design : sensor and actuator interface electronics, integrated high-voltage electronics and power management, low-power and high-resolution ADC's , 2004 .
[10] M. Waltari,et al. A 10-bit 200 MS/s CMOS parallel pipeline A/D converter , 2001, Proceedings of the 26th European Solid-State Circuits Conference.
[11] Boris Murmann,et al. LIMITS ON ADC POWER DISSIPATION , 2006 .
[12] Chun-Cheng Huang,et al. A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques , 2011, IEEE Journal of Solid-State Circuits.