Mixed-level defect simulation in data-paths of digital systems

A new method for mixed level fault simulation of Data-Paths in Digital Systems represented with Decision Diagrams (DD) is proposed. We suppose that a register transfer level (RTL) information along with gate-level descriptions for RTL blocks are available. Decision diagrams (DDs) are exploited as a uniform model for describing circuits on both levels. The physical defects in the system are mapped to the logic level and are simulated on the mixed gateand RT levels. The approach proposed allows to increase the accuracy of test quality estimation, and to reduce simulation cost in comparison to traditional gate-level fault simulation methods.

[1]  Raimund Ubar Multi-valued simulation of digital circuits , 1997, 1997 21st International Conference on Microelectronics. Proceedings.

[2]  Irith Pomeranz,et al.  A fault simulation based test pattern generator for synchronous sequential circuits , 1999, Proceedings 17th IEEE VLSI Test Symposium (Cat. No.PR00146).

[3]  Geometric Modeling,et al.  Theory and Implementation , 2022 .

[4]  Raimund Ubar,et al.  Test Synthesis with Alternative Graphs , 1996, IEEE Des. Test Comput..

[5]  S. Minato Binary Decision Diagrams and Applications for VLSI CAD , 1995 .

[6]  Michael S. Hsiao,et al.  Parallel genetic algorithms for simulation-based sequential circuit test generation , 1997, Proceedings Tenth International Conference on VLSI Design.

[7]  Raimund Ubar,et al.  Cycle-based simulation with decision diagrams , 1999, Design, Automation and Test in Europe Conference and Exhibition, 1999. Proceedings (Cat. No. PR00078).